| Seat No. | : | | | | | |----------|---|---------|---------|--------------|------------| | | | 5000 50 | MARK ME | <br>42. 32.3 | CONTROL SA | ## N24-109 ## December-2014 ## BCA., (Sem-III) ## CC-201: Computer Organization & Advanced Microprocessor | | | | A | |------|-------|----------------------------------------------------------------------------------------------------|----| | Time | e: 31 | Hours] [Max. Marks: | 70 | | 1. | (A) | What is an interrupt ? What is ISR ? Explain maskable and non-maskable interrupts. | 7 | | | | Answer the following: | | | | | (i) Explain Von Neumann architecture. | 4 | | | | (ii) What is instruction cycle? Explain its phases. | 3 | | | (B) | List and explain CPU registers. | 7 | | | | OR | | | | | Draw bus structure of a microprocessor and explain all the system buses and bus | | | | | control signals. | | | 2. | (A) | Explain 1's and 2's complement methods of representing fixed-point numbers | | | | | with example. OR | 7 | | | | Draw the truth table and block diagram for X-NOR gate, D flip flop, full adder and de-multiplexer. | | | | | and de-multiplexer. | | | | (B) | Explain how floating point number is represented? Also explain normalization | | | | | with example. | 7 | | | V | OR | | | | 9 | Draw the truth table and block diagram for NAND gate, NOT gate, RS flip flop | | | | | and encoder. | | | 3. | (A) | Wha | t is cache memory? Explain direct mapping in detail. | 7 | |-------|-----|-------|--------------------------------------------------------------------------|---| | | | | OR | | | | | Ansv | ver the following: | | | | | (i) | Explain Cache coherence | 4 | | | | (ii) | What is the use of Virtual memory ? Also define : page swapping and page | | | | | | fault. | 3 | | | | | | | | | (B) | Wha | t is cache replacement? List cache replacement algorithms & explain any | | | | | three | | 7 | | | | | OR | | | | | Write | e short note on : | | | | | (i) | Memory parameters. | 4 | | | | (ii) | Cache write through policy. | 3 | | | | | | | | 4. | (A) | Drav | the pin-in and pin-out diagram for 8086 microprocessor and explain | | | | | func | tion of maximum mode pins. | 7 | | | | | OR | | | | | | is the software interrupt generated? Explain any three type of software | | | | | inter | rupts. | | | | - | m. | | | | | (B) | | ver the following: | | | | | (i) | Discuss immediate and register indirect addressing modes of 80806 | 1 | | | | (::) | Merita a short note on Mahila processors | 2 | | | | (ii) | Write a short note on Mobile processors. | 3 | | | | (i) | OR English in bailed DIII and EII | | | | | (i) | Explain in brief BIU and EU. | | | | | (11) | Write a short note on Atom processor. | | | NO4 1 | 100 | | | | N24-109 | Ansv | ver the following: | | | | | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | (i) | An 8-bit register contains the binary value 11011001. What is the register vlue after logical shift right? | | | | | | (ii) | If n bits are used to represent the magnitude, the range of numbers that can be represented by the signed magnitude form numbers that can be represented by the signed magnitude form is $(-2^n)$ to $(+2^n-1)$ . [True/False]. | | | | | | (iii) | is the fastest in speed. [Register/Cache memory/Main memory/Secondary memory] | | | | | | (iv) | Define : Super scalar processor. | | | | | | (v) | A clock signal has a frequency of 10 MHz with a duty cycle of 50%. Calculate its time period and the pulse width. | | | | | | (vi) | is used to produce one output from many inputs. [D flip flop/Multiplexer/Demultiplexer] | | | | | | (vii) | If a CPU searches for an item in the Cache memory and if it finds the required item, it is called cache situation. | | | | | | (viii) | A digital computer build on a single chip is called microcontroller. | | | | | | (ix) | To support a device with the system, we required which of the following: | | | | | | | (a) A device controller which issues command to the device. | | | | | | | (b) A device interface cable which physically connects the device to the device controller. | | | | | | | (c) A device driver. | | | | | | | (d) All of the above. | | | | | | (x) | gate gives the output as 1 when at least one input is 1.[OR/AND/XOR]. | | | | | | (xi) | and are the two limitations of main memory. | | | | | | (xii) | In vector processor to perform vector computation, an instruction used to perform the same operation over an array of operand is called a vector instruction. [True/False] | | | | | | (xiii) | During state, the CPU doesn't perform any instruction cycle. [Running/Halt] | | | | | | (xiv) | Draw the memory classification diagram. | | | | | | 100 | | | | | | 14 N24-109 3 5.