| Seat No.: | 3994 |
|-----------|------|
|           |      |

## NC-107

## December-2015

## B.Sc., Sem.-V

## Core Course-302: Electronics (New Course)

Time: 3 Hours

Max. Marks: 70

- Instructions:
  - All questions carry equal marks. (1)
  - (2)Symbols used have their meanings as usual.
- 1. Give brief account on 5 × 2 (mod.10) decade counter, giving circuit diagram, (a) Truth table and waveforms.

OR

Explain 3-bit synchronous counter giving circuit diagram, Truth table and waveforms.

Explain Moore and Mealy models giving their state transition diagram of (b) sequence detector.

OR

Explain conversion between Moore and Mealy models.

All the signals of 8085 microprocessor can be classified into six groups name 2. (a) them and write about them.

OR

Define: (i) Instruction cycle, (ii) Machine cycle and (iii) T-State. What will be the time of instruction cycle for execution of MVI A, 32H assuming 4 T-states for op-code fetch and 3 T-states for Memory Read, if clock frequency is 2 MHz.

Give schematic diagram for (i) Demultiplexing of low order address bus and (ii) Generation of Read/Write control signals for memory and I/O.

OR

Draw Flag register and brief about each flag.

Draw neat and clean timing diagram for instruction 2065 IN 84H. 3. (a)

7.

OR

Give comparison between memory mapped I/O and peripheral mapped I/O techniques of addressing.

| (b)        | (i)     | The contents of accumulator are 93 H and the contents of register C are B7 H. Add both contents and show resultant status of flags Sign S, Zero Z and                                                                       |    |
|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|            | ,,,,    | Carry CY.                                                                                                                                                                                                                   | 4  |
|            | (ii)    | Assume accumulator holds the data byte FFH, Illustrate the differences in the flags set by adding 01 H and by incrementing the accumulator contents.  OR                                                                    | 3  |
|            | Sign    | ster B has 65 H and the accumulator has 97 H. Subtract the contents of ter B from the contents of the accumulator. Show status of resultant flags S, Zero Z and Carry CY. Show subtraction in four steps using 2's element. | 7  |
| (a)        | Assur   | me accumulator contents are AAH and CY = 0. Illustrate the accumulator ents after execution of the RLC instruction twice.                                                                                                   | 7  |
|            | Write   | OR en instruction to 1 1 1 1                                                                                                                                                                                                |    |
|            |         | e an instruction to load the accumulator with data by 64 H and verify if the byte in memory location 2050 is equal to the accumulator contents. If both bytes are equal then jump to memory location BUFFER.                |    |
| (b)        |         | sen bytes of data are stored in memory locations at XX50H to XX5FH.  sfer the entire block of data to new memory locations starting at XX70H.  OR                                                                           | 7  |
|            | A set   | t of three readings is stored in memory starting at XX50H. Sort the readings cending order. Data (H) 87,56, 42.                                                                                                             |    |
| Ansv       | wer the | e followings in one sentence:                                                                                                                                                                                               | 14 |
| (1)        | How     | many flipflops are required to construct mod 1024                                                                                                                                                                           | 14 |
| (2)        | -       | or occurs at the output of the decoding cote 2                                                                                                                                                                              |    |
| (3)        | wna     | is the difference between 5 × 2 and 2 × 5 decade courts of                                                                                                                                                                  |    |
| (4)<br>(5) | ** ***  | t is facing ?                                                                                                                                                                                                               |    |
| (6)        | How     | ch signals are used in memory mapped I/O technique of addressing?                                                                                                                                                           |    |
| (7)        |         | many bytes does an OUT instruction have? do RRC and RAR instructions differ?                                                                                                                                                |    |
| (8)        | Whic    | ch three instructions can make contents of register A zero?                                                                                                                                                                 |    |
| (9)        |         | and all of STAX Instruction                                                                                                                                                                                                 |    |
| (10)       | Give    | illustration of LDA instruction                                                                                                                                                                                             |    |
| (11)       | How     | does serial counter differ from parallel counter of                                                                                                                                                                         |    |
| 11         | TT IIai | uoes instruction JMP do ?                                                                                                                                                                                                   |    |
| (13)       | Why     | do we demultiplex AD <sub>7</sub> -AD <sub>0</sub> ?                                                                                                                                                                        |    |
| (14)       | Give    | illustration of CMA instruction.                                                                                                                                                                                            |    |